#### DESCRIPTION The JY213L is a high-speed 3-phase gate driver for power MOSFET and IGBT devices with three independent high and low side referenced output channels. Built-in dead time protection and shoot-through protection prevent damage to the half-bridge. The UVLO circuits prevent malfunction when VCC and VBS are lower than the specified threshold voltage. A novel high-voltage BCD process and common-mode noise canceling technique provide stable operation of high-side drivers under high dV/dt noise conditions while achieving excellent negative transient voltage tolerance. An enable pin (EN) is included so that standby mode may be used to set the chip into a low quiescent current state to realize long battery lifetime. #### **APPLICATION** - E-BIKE/electric power tool 3-phase motor driver - Battery-powered mini/micro motor control - General purpose inverter #### **FEATURES** - Integrated 90V half-bridge high side driver - Ability to drive up to 3-phase half-bridge gates - Built-in boot strap diode for each high side channel - Built-in dead time protection - Shoot-through protection - Under voltage lockout for VCC and VBS - Low operation voltage 0–5.5V for VCC and VBS - 3.3V and 5V input logic compatible - Enable pin (EN) for low standby current - IO+/IO-: +1.2A/-2.0A at VCC=15V, VBS=15V - Built-in dead time: 0.5us (typ.) - Common-mode dV/dt noise cancellation circuit - Tolerant of negative transient voltage - Low dl/dt gate drive for better noise immunity - –40°C to 125°C operating range - Small footprint package: TSSOP20L/24L,173mil #### **BLOCK DIAGRAM** # **TYPICAL APPLICATION CIRCUIT** # **PIN CONFIGURATION** ### TSSOP20L AND TSSOP24L PACKAGE #### **PIN DESCRIPTION** | Din Nama | December 1 | Pin No. | | | |----------|---------------------------------------------------------|----------|----------|--| | Pin Name | Description | TSSOP20L | TSSOP24L | | | HIN1 | Logic input for phase-1 high-side gate driver | 1 | 1 | | | HIN2 | Logic input for phase-2 high-side gate driver | 2 | 2 | | | HIN3 | Logic input for phase-3 high-side gate driver | 3 | 3 | | | LIN1 | Logic input for phase-1 low-side gate driver | 4 | 4 | | | LIN2 | Logic input for phase-2 low-side gate driver | 5 | 5 | | | LIN3 | Logic input for phase-3 low-side gate driver | 6 | 6 | | | EN | Logic input for standby mode control | _ | 7 | | | VCC | Logic and low-side gate drivers power supply voltage | 7 | 8 | | | COM | Logic ground and low-side gate drivers ground | 8 | 9 | | | LO3 | Phase-3 low-side gate driver output | 9 | 10 | | | LO2 | Phase-2 low-side gate driver output | 10 | 11 | | | LO1 | Phase-1 low-side gate driver output | 11 | 12 | | | NC. | Not connected | _ | 13 | | | VS3 | Phase-3 high-side driver floating supply offset voltage | 12 | 14 | | | HO3 | Phase-3 high-side driver output | 13 | 15 | | | VB3 | Phase-3 high-side driver floating supply | 14 | 16 | | | NC. | Not connected Not connected | _ | 17 | | | VS2 | Phase-2 high-side driver floating supply offset voltage | 15 | 18 | | | HO2 | Phase-2 high-side driver output | 16 | 19 | | | VB2 | Phase-2 high-side driver floating supply | 17 | 20 | | | NC. | Not connected | _ | 21 | | | VS1 | Phase-1 high-side driver floating supply offset voltage | 18 | 22 | | | HO1 | Phase-1 high-side driver output | 19 | 23 | | | VB1 | Phase-1 high-side driver floating supply | 20 | 24 | | #### **FUNCTION DESCRIPTION** #### LOW SIDE POWER SUPPLY: VCC VCC is the low side supply and it provides power to both input logic and low side output power stage. The built-in under-voltage lockout circuit enables the device to operate at sufficient power when a typical VCC supply voltage higher than $V_{\text{CCUV+}}$ =4.2V is present, shown as FIG. 1. The JY213L shuts down all the gate driver outputs, when the VCC supply voltage is below $V_{\text{CCUV-}}$ =3.8 V, shown as FIG. 1. This prevents the external power devices against extremely low gate voltage levels during on-state which may result in excessive power dissipation. FIG. 1 VCC supply UVLO operating area ### HIGH SIDE POWER SUPPLY: VBS (VB1-VS1, VB2-VS2, VB3-VS3) VBS is the high side supply voltage. The total high side circuitry may float with respect to COM following the external high side power device emitter/source voltage. Due to the internal low power consumption, the entire high side circuitry may be supplied by bootstrap topology connected to VCC, and it may be powered with small bootstrap capacitors. The device operating area as a function of the supply voltage is given in FIG. 2. FIG. 2 VBS supply UVLO operating area #### LOW SIDE AND HIGH CONTROL INPUT LOGIC: HIN&LIN (HIN1,2,3/LIN1,2,3) The Schmitt trigger threshold of each input is designed low enough to guarantee LSTTL and CMOS compatibility down to 3.3V controller outputs. Input Schmitt trigger and advanced noise filtering provide noise rejection of short input pulses. An internal pull-down resistor of about $100 \mathrm{k}\Omega$ (positive logic) pre-biases each input during VCC supply start-up state. The minimum recommended input pulse-width is 300ns for proper operation of the driver. #### SHOOT-THROUGH PREVENTION The JY213L is equipped with shoot-through protection circuitry (also known as cross conduction prevention circuitry). FIG. 3 shows how this protection circuitry prevents both the high- and low-side switches from conducting at the same time. When the inputs controlling both high-side and low-side drivers are both logic IGH, then both driver outputs are pulled down to logic LOW to shut down two power devices in the same bridge. FIG. 3 Shoot-through prevention #### DEAD TIME PROTECTION The JY213L features integrated fixed dead time protection circuitry. The dead time feature inserts a time period (a minimum dead time) in which both the high- and low-side power switches are held off. This is done to ensure that the power switch has fully turned off before the second power switch is turned on. This minimum dead time is automatically inserted whenever the external dead time is shorter than DT. External dead times larger than DT are not modified by the gate driver. FIG. 4 illustrates the dead time period and the relationship between the output gate signals. FIG. 4 Dead time protection #### **GATE DRIVER (HO1,2,3/LO1,2,3)** Low side and high side driver outputs are specifically designed for pulse operation and dedicated to drive power devices such as IGBT and power MOSFET. Low side outputs (i.e. LO1,2,3) are state triggered by the respective inputs, while high side outputs (i.e. HO1,2,3) are only changed at the edge of the respective inputs. After releasing from an under-voltage condition of the VBS supply, a new turn-on signal (edge) is necessary to activate the respective high side output. In contrast, after releasing from an under-voltage condition of the VCC supply, the low side outputs may directly switch to the state of their respective inputs without the additional constraints of the high side driver. #### STANDBY MODE The JY213L packaged in TSSOP24L provides an enable pin (EN) to allow the device to work in a low current dissipation state. Pin EN is compatible with 3.3/5V logic level. If EN is set to logic HIGH, the device is forced into standby mode and all gate driver outputs are locked into a logic LOW state and only $16\mu$ A (typ.) is dissipated. If EN goes from logic HIGH to logic LOW and incorporates a delay of $6\mu$ s (typ.), the device may be released from standby mode and all outputs are enabled. In order to lower the bias current, a sufficiently large resistor ( $100k\Omega$ ) is tied between EN and COM. ### **ABSOLUTE MAXIMUM RATINGS** Stresses exceeding the absolute maximum ratings may damage the device or cause abnormal function. All the voltage parameters are absolute voltages referenced to IC COM unless otherwise stated in the table. | Parameter | Symbol | Min. | Max. | Units | |---------------------------------------------------------------------------------|------------------------------------------------------|-------------------------|----------------------------|-------| | High-side floating supply voltage | V <sub>B1,2,3</sub> | -0.3 | 90 | | | High-side offset voltage | V <sub>S1,2,3</sub> | V <sub>B1,2,3</sub> –20 | $V_{B1,2,3}+0.3$ | | | High-side gate driver output voltage | V <sub>HO1,2,3</sub> | $V_{S1,2,3}$ -0.3 | $V_{B1,2,3}+0.3$ | | | Low-side gate driver output voltage | V <sub>LO1,2,3</sub> | COM-0.3 | V <sub>cc</sub> +0.3 | V | | Logic input voltage | V <sub>HIN1,2,3</sub><br>V <sub>LIN1,2,3</sub><br>EN | -0.3 | 20 | V | | Low-side supply voltage | Vcc | -0.3 | 20 | | | Package power dissipation @ TA≤25°C ① | P <sub>D</sub> | _ | TSSOP20:1.2<br>TSSOP24:1.3 | W | | Thermal resistance, junction to ambient $\mathbin{\textcircled{\scriptsize 1}}$ | Rth <sub>JA</sub> | - | TSSOP20:100<br>TSSOP24:94 | °C /W | | Allowable offset voltage slew rate | dV/dt | - | 50 | V/ns | | Junction temperature | TJ | -40 | +150 | °C | | Storage temperature | Ts | <b>4</b> 0 | +150 | J | | Soldering lead temperature (duration 10s) | TL | | 260 | °C | #### Note: ①: $P_D$ and $Rth_{JA}$ are only guaranteed by design. ### RECOMMENDED OPERATING CONDITIONS | Parameter | Symbol | Min. | Тур. | Max. | Units | |--------------------------------------------|------------------------------|--------------------------|-------------|-------------------------|-------| | Low-side supply voltage | Vcc | 5.5 | <del></del> | 18 | | | High-side floating supply offset voltage②③ | V <sub>S1,2,3</sub> | COM-6 | _ | 60 | | | High-side floating supply voltage | V <sub>B1,2,3</sub> | V <sub>S1,2,3</sub> +5.5 | _ | V <sub>B1,2,3</sub> +18 | | | High-side gate driver output voltage | V <sub>HO1,2,3</sub> | Vs | _ | V <sub>B</sub> | V | | Low-side gate driver output voltage | V <sub>LO1,2,3</sub> | COM | _ | Vcc | | | Logic input voltage | VHIN1,2,3<br>VLIN1,2,3<br>EN | 0 | _ | 5 | | | IC operating junction temperature | T | -40 | _ | +125 | °C | ②: For VBS=15V, normal logic operation for Vs is between COM-6V to 90V. High-side circuitry will sustain current state if VS is between COM-6V to COM-VBS. The parameter is only guaranteed by design. #### STATIC ELECTRICAL CHARACTERISTICS $(V_{CC}-COM)=(V_B-V_S)=15V$ . Ambient temperature Ta=25°C unless otherwise specified. The $V_{IN,TH}$ , $V_I$ , and $I_{IN}$ parameters are referenced to COM and are applicable to all channels. The $V_O$ and $I_O$ parameters are referenced to COM and are applicable to the respective output leads. The $V_{CCUV}$ parameters are referenced to COM. The $V_{BSUV}$ parameters are referenced to $V_S$ . | Parameter | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------------------------------------------------|----------------------|----------------------------------------------------------------|------|------|------|-------| | Low Side Power Supply Characteristics | | | | | | | | Quiescent VCC supply current | I <sub>QVCC1</sub> | $V_{HIN1,2,3} = V_{LIN1,2,3} = 0 \text{ or } 5V, V_{EN} = 0$ | 210 | 330 | 450 | | | Quiescent VCC supply current in standby mode | I <sub>QVCC2</sub> | $V_{HIN1,2,3} = V_{LIN1,2,3} = 0 \text{ or } 5V, V_{EN} = 5$ | _ | 16 | 40 | μA | | operating VCC supply current | I <sub>VCCOP</sub> | f <sub>LIN1,2,3</sub> =20KHz,<br>f <sub>HIN1,2,3</sub> =20KHz, | _ | 1500 | _ | ] μ, | | VCC supply under-voltage positive going threshold | V <sub>CCUV+</sub> | _ | 2.9 | 4.2 | 5.5 | | | VCC supply under-voltage negative going threshold | V <sub>CCUV</sub> - | _ | 2.5 | 3.8 | 5.1 | V | | VCC supply under-voltage lockout hysteresis | V <sub>CCHYS</sub> | _ | _ | 0.4 | _ | | | High Side Floating Power Supply Charac | cteristics | | | | | | | High side VBS supply under-voltage positive going threshold | V <sub>BSUV+</sub> | _ | 2.5 | 3.8 | 5.5 | | | High side VBS supply under-voltage negative going threshold | $V_{BSUV}$ | _ | 2.2 | 3.5 | 4.8 | V | | High side VBS supply under-voltage lockout hysteresis | V <sub>BSUVHYS</sub> | _ | _ | 0.3 | _ | | | High side quiescent VBS supply current | $I_{QBS}$ | V <sub>BS</sub> =15V | 25 | 45 | 65 | μA | | Offset supply leakage current | I <sub>LK</sub> | V <sub>B</sub> =V <sub>S</sub> =100V V <sub>CC</sub> =0V | | _ | 10 | μΛ | | Logic Input Section | | | | | | | | Logic HIGH input voltage HIN1,2,3, LIN1,2,3 and EN | $V_{IH}$ | _ | 2.5 | _ | _ | | | Logic LOW input voltage HIN1,2,3, LIN1,2,3 and EN | $V_{IL}$ | _ | _ | _ | 0.8 | V | | Input positive going threshold | $V_{IN,TH+}$ | _ | _ | 1.9 | _ | | | Input negative going threshold | $V_{\text{IN,TH-}}$ | _ | _ | 1.4 | _ | | | Logic HIGH input bias current | I <sub>IN+</sub> | V <sub>IN</sub> =5V | _ | 50 | _ | μA | | Logic LOW input bias current | I <sub>IN-</sub> | V <sub>IN</sub> =0 | | 0 | _ | μΑ | | Gate Driver Output Section | | | | | | | | High side output HIGH short-circuit pulse current | I <sub>HO+</sub> | V <sub>HO</sub> =V <sub>S</sub> =0 | _ | 1.2 | _ | | | High side output LOW short-circuit pulse current | I <sub>HO-</sub> | V <sub>HO</sub> =V <sub>B</sub> =15V | _ | 2.0 | — | mA | | Low side output HIGH short-circuit pulse current | I <sub>LO+</sub> | V <sub>LO</sub> =0 | _ | 1.2 | _ | 11174 | | Low side output LOW short-circuit pulse current | I <sub>LO-</sub> | V <sub>LO</sub> =V <sub>CC</sub> =15V | _ | 2.0 | _ | 1 | | Allowable negative VS voltage for HIN1,2,3 signal propagation to HO1,2,3 | V <sub>SN</sub> | V <sub>BS</sub> =15V | _ | -8 | _ | V | #### DYNAMIC ELECTRICAL CHARACTERISTICS (V<sub>CC</sub>-COM)=(V<sub>B</sub>-V<sub>S</sub>)=15V, V<sub>S1,2,3</sub>=COM, and C<sub>load</sub>=1nF unless otherwise specified, ambient temperature T<sub>A</sub>=25°C. | Parameter | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------|------|------|------|------| | Turn-on propagation delay | t <sub>on</sub> | V <sub>HIN1,2,3</sub> or V <sub>LIN1,2,3</sub> =5V, V <sub>S1,2,3</sub> =0 | _ | 120 | 200 | | | Turn-off propagation delay | t <sub>off</sub> | V <sub>HIN1,2,3</sub> or V <sub>LIN1,2,3</sub> =0, V <sub>S1,2,3</sub> =0 | _ | 120 | 200 | | | Turn-on rise time | t <sub>r</sub> | V <sub>HIN1,2,3</sub> or V <sub>LIN1,2,3</sub> =5V, V <sub>S1,2,3</sub> =0 | _ | 37 | _ | | | Turn-off fall time | t <sub>f</sub> | V <sub>HIN1,2,3</sub> or V <sub>LIN1,2,3</sub> =0, V <sub>S1,2,3</sub> =0 | _ | 30 | _ | | | Dead time | DT | V <sub>HIN1,2,3</sub> or V <sub>LIN1,2,3</sub> =0 and 5V, without external dead time | 300 | 500 | 700 | ns | | Dead time matching (all six channels) | MDT | without external dead time | _ | _ | 50 | | | Delay matching (all six channels) | MT | external dead time > 1000ns | | | 50 | | | Output pulse-width matching | PM | external dead time > 1000ns,<br>PW <sub>IN</sub> =10µs, PM=PW <sub>OUT</sub> -PW <sub>IN</sub> | 1 | | 50 | | | EN input filter time | t <sub>FLT,EN</sub> | V <sub>EN</sub> =0 and 5V | _ | 450 | _ | | | EN input logic HIGH to HO/LO turn-off delay time | t <sub>off,EN</sub> | V <sub>EN</sub> =5V | _ | 0.55 | _ | | | EN input logic LOW to HO/LO turn-on delay time | t <sub>on,EN</sub> | V <sub>EN</sub> =0V | _ | 6 | _ | μs | ### **PACKAGE INFORMATION** # 20 PINS, TSSOP, 173MIL | SYMBOL | MILLIMETER | | | | |------------------|-------------------|------|------|--| | SIMBOL | MIN | NOM | MAX | | | A | _ | | 1.20 | | | A1 | 0.05 | _ | 0.15 | | | A2 | 0.80 | 1.00 | 1.05 | | | b | 0.19 | | 0.30 | | | b1 | 0.19 | 0.22 | 0.25 | | | c | 0.09 | - | 0.20 | | | ¢1 | 0.09 | - | 0.16 | | | D | 6.40 | 6.50 | 6.60 | | | E1 | 4.30 | 4.40 | 4.50 | | | E | 6.20 | 6.40 | 6.60 | | | е | 0.65BSC | | | | | L | 0.45 | 0.60 | 0.75 | | | L1 | 1.00BSC | | | | | S | 0.20 | - | _ | | | Ø1 | Ø0.8X0.05~0.10DI | | | | | Ø2 | Ø1.50X0.05~0.15DP | | | | | θ | 0 | _ | 8° | | | L/F载体尺寸<br>(mil) | 118*165(C) | | | | # 24 PINS, TSSOP, 173MIL # PACKAGE MARKING AND ORDERING INFORMATION: | Part Number | Top Mark | Package | Packing Method | Reel Size | Tape Width | Quantity | |-------------|-----------|------------------------|----------------|-----------|------------|----------| | JY213L | JY213L | 20 Pins, TSSOP, 173mil | Tape and Reel | - | - | _ | | JY213L-T1 | JY213L-T1 | 24 Pins, TSSOP, 173mil | Tape and Reel | - | _ | - |